Rustam, Ruzali and Hamid, Nor Hisham and Hussin, Fawnizu Azmadi (2012) FPGA-based hardware implementation of optical flow constraint equation of Horn and Schunck. In: 4th International Conference on Intelligent and Advanced Systems (ICIAS 2012), 12-14 June 2012, Kuala Lumpur.
06306121.pdf - Published Version
Restricted to Registered users only
Download (1MB) | Request a copy
Abstract
In hardware implementation, there are different architectures that can represent the same algorithm into hardware. The different architectures are usually caused by using different number representations. In this work, two hardware architectures of optical flow constraint equation of Horn and Schunck (OFCE-HS) are presented and compared. The first architecture (OFCE-HS MZ) is previous work using full integer number to represent the architecture. The second architecture (OFCE-HS RH) is our work using combination between integer and fraction number to represent the architecture. Hardware designs of the architectures are performed using Xilinx System Generator through HW-SW co-simulation scheme. As a result, our proposed work has better performance compared to the previous work. It has the ability to reduce noise as well as hardware resources.
Item Type: | Conference or Workshop Item (Paper) |
---|---|
Departments / MOR / COE: | Centre of Excellence > Center for Intelligent Signal and Imaging Research |
Depositing User: | Dr Fawnizu Azmadi Hussin |
Date Deposited: | 07 Oct 2016 01:42 |
Last Modified: | 19 Jan 2017 08:22 |
URI: | http://scholars.utp.edu.my/id/eprint/11985 |