The Analysis of Dead Time on Switching Loss in High and Low Side MOSFETs of ZVS Synchronous Buck Converter

Yahaya, Nor Zaihar and lee, michelle and Begam , Mumtaj and awan, mohammad (2010) The Analysis of Dead Time on Switching Loss in High and Low Side MOSFETs of ZVS Synchronous Buck Converter. International Conference on Control, Communication and Power Engineering. pp. 11-17.

[thumbnail of Paper_[19].pdf] PDF
Paper_[19].pdf - Published Version
Restricted to Registered users only

Download (222kB)

Abstract

This work is about the analysis of dead time
variation on switching losses in a Zero Voltage Switching
(ZVS) synchronous buck converter (SBC) circuit. In high
frequency converter circuits, switching losses are commonly
linked with high and low side switches of SBC circuit. They
are activated externally by the gate driver circuit. The duty
ratio, dead time and resonant inductor are the parameters
that affect the efficiency of the circuit. These variables can be
adjusted for the optimization purposes. The study primarily
focuses on varying the settings of input pulses of the
MOSFETs in the resonant gate driver circuit which
consequently affects the performance of the ZVS synchronous
buck converter circuit. Using the predetermined inductor of 9
nH, the frequency is maintained at 1 MHz for each cycle
transition. The switching loss graph is obtained and switching
losses for both S1 and S2 are calculated and compared to the
findings from previous work. It has shown a decrease in losses
by 13.8 % in S1. A dead time of 15 ns has been determined to
be optimized value in the SBC design.

Item Type: Article
Subjects: T Technology > TK Electrical engineering. Electronics Nuclear engineering
Departments / MOR / COE: Departments > Electrical & Electronic Engineering
Depositing User: Dr Nor Zaihar Yahaya
Date Deposited: 07 Mar 2011 07:26
Last Modified: 19 Jan 2017 08:23
URI: http://scholars.utp.edu.my/id/eprint/4389

Actions (login required)

View Item
View Item