Automatic generation of test instructions for path delay faults based-on stuck-at fault in processor cores using assignment decision diagram

Shaheen, A.-U.-R. and Hussin, F.A. and Hamid, N.H. and Ali, N.B.Z. (2014) Automatic generation of test instructions for path delay faults based-on stuck-at fault in processor cores using assignment decision diagram. In: UNSPECIFIED.

Full text not available from this repository.
Official URL: https://www.scopus.com/inward/record.uri?eid=2-s2....

Abstract

This paper proposes a satisfiability-based automatic test instruction program generation to test the path delay faults using stuck-at fault in processor cores. Pre-computed test vectors are applied using the test instructions during normal processor execution. The proposed framework uses the assignment decision diagram (ADD) which represents the structural description of the register transfer level (RTL) circuit to extract the paths. ADD representation and instruction set architecture (ISA) information eliminates the paths that are untestable by the instructions during path extraction. The satisfiability (SAT)-solver is used to generate the sequence from conjunctive normal form (CNF) to find the justification/propagation paths. Test sequence is mapped to ISA to generate the test instruction program. A parwan processor module is used to validate our approach. © 2014 IEEE.

Item Type: Conference or Workshop Item (UNSPECIFIED)
Impact Factor: cited By 5
Uncontrolled Keywords: Boolean functions; Combinatorial circuits; Computer architecture, Automatic Generation; Conjunctive normal forms; Decision diagram; Instruction set architecture; Processor execution; Program generation; Register transfer level; Structural descriptions, Software testing
Depositing User: Ms Sharifah Fahimah Saiyed Yeop
Date Deposited: 29 Mar 2022 04:34
Last Modified: 29 Mar 2022 04:34
URI: http://scholars.utp.edu.my/id/eprint/32104

Actions (login required)

View Item
View Item